QP Code: 30666 ## (3 Hours) Max Marks: 80 | | | 1. Question No. 1 is compulsory. | | |----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | | | 2. Out of remaining questions, attempt any three questions. | | | | | 3. Assume suitable additional data if required. | | | | | 4. Figures in brackets on the right hand side indicate full marks. | ^ | | | | | 35 | | 1. | (A) | Compare Combinational circuits with Sequential circuits. | $\bigcirc$ (05) | | | <b>(B)</b> | Compare Synchronous with Asynchronous counter. | (05) | | | <b>(C)</b> | Compare TTL with CMOS logic families. | (05) | | | <b>(D)</b> | Compare PLA with PAL. | (05) | | 2. | (A) | Compare Combinational circuits with Sequential circuits. Compare Synchronous with Asynchronous counter. Compare TTL with CMOS logic families. Compare PLA with PAL. Write the VHDL code for 2-bit up-down counter with positive edge triggered clock. State and prove the De Morgan's theorem. Draw the block diagram of internal architecture of XC4000 family FPGA. | (10) | | | | triggered clock. | 40. | | | <b>(B)</b> | State and prove the De Morgan's theorem. | (05) | | | <b>(C)</b> | Draw the block diagram of internal architecture of XC4000 family | (05) | | | | FPGA. | | | 3. | (A) | Design synchronous counter using T-type flip floor for getting the | (10) | | | () | following sequence: $0 \rightarrow 2 \rightarrow 4 \rightarrow 6 \rightarrow 0$ . Take care of lockout | () | | | | condition. | | | | <b>(B)</b> | Convert T-type flip flop into D-type flip flop. | (05) | | | (C) | Write (AB) <sub>16</sub> into its BCD code and Octal code. | (05) | | | , , | 4, | | | 4. | (A) | Implement the following Boolean equation using single 4:1 MUX and | (10) | | | | few logic gates: | | | | | $F(P,Q,R,S) = \prod M(0,2,5,6,7,9,12,15).$ | | | | <b>(B)</b> | Compare FPGAs with CPLDs. | (05) | | | | | | | | ( <b>C</b> ) | Implement $Y = A + \overline{B}C$ using only NOR gates. | (05) | | 5. | (A) | Draw a neat circuit of BCD adder using IC 7483 and explain. | (10) | | | <b>(B)</b> | Using Quine McClusky method, minimize the following: | (10) | | | | $F(P,Q,R,S) = \sum n(0,1,3,7,8,9,15) + d(2,10,11).$ | | | | | | | | 6. | (A) | Design a Mealy type sequence detector circuit to detect a sequence | (10) | | 0. | (11) | 1101 using Ttype flip flops. | (10) | | | <b>(B)</b> | What is shift register? Explain any one type of shift register. Give its | (10) | | | | | (10) | | | | application. | | | | | A A A A A A A A A A A A A A A A A A A | | | | | | | | | _ ` | | | | | D | | | FW-Con.: 11014-16.