## TE-SemV-COSGS-CO



24/11/15

**QP Code: 5609** 

[Total Marks: 80

## (3 Hours)

## Note the following instructions.

- 1. Question no.1 is compulsory.
- Solve any three questions out of remaining five questions.
   Assume suitable data if necessary.

| <ol> <li>(a) Write short note on 8288 Bus Controller.</li> <li>(b) Explain the following instructions in 8086: LAHF and STOSB</li> <li>(c) Design interfacing of 8282 latches to 8086 system.</li> <li>(d) Explain in brief Protection Mechanism in 80386DX Processor.</li> </ol>                    | (5)<br>(5)<br>(5)<br>(5)<br>(5) |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| <ul> <li>2. (a) Explain Memory Management in details in 80386DX processor</li> <li>(b) Design 8086 based system with following specifications</li> <li>(i) 8086 in minimum mode working at 8MHz</li> <li>(ii) 32KB EPROM using 16KB devices.</li> <li>(iii) 64KB SRAM using 32KB devices.</li> </ul> | (10)                            |
| <ul><li>3. (a) Explain with block diagram working of 8255 PPI.</li><li>(b) What is segmentation? What are the advantages of segmentation?</li><li>(c) Differentiate between minimum mode and maximum mode in 8086.</li></ul>                                                                         | (10)<br>(5)<br>(5)              |
| <ul><li>4. (a) Explain branch prediction logic used in Pentium.</li><li>(b) Compare Pentium 2, Pentium 3 and Pentium 4 processors.</li></ul>                                                                                                                                                         | (10)<br>(10)                    |
| <ul><li>5. (a) Explain different data transfer modes of 8237 DMA controller.</li><li>(b) Explain the architecture of Super SPARC processor with a neat diagram.</li></ul>                                                                                                                            | (10)<br>(10)                    |
| <ul> <li>6. Write short note on</li> <li>(a) 8087 Math Coprocessor.</li> <li>(b) Generation of Reset signals in 8086 based system.</li> <li>(c) Comparative Study of multicore i3, i5 and i7 processors.</li> <li>(d) Mixed Language Programming.</li> </ul>                                         | (5)<br>(5)<br>(5)<br>(5)        |