Design of 4-bit flash ADC

Show simple item record

dc.contributor.author Desai, Geeta
dc.contributor.author Khan, Mohammed Salim (13ET25)
dc.date.accessioned 2017-05-19T04:22:41Z
dc.date.available 2017-05-19T04:22:41Z
dc.date.issued 2017-05
dc.identifier.uri http://www.aiktcdspace.org:8080/jspui/handle/123456789/1952
dc.description.abstract This project presents design of low power comparator and low power encoder for 4 bit flash ADC. A 4 bit Flash ADC required 15 comparators and a thermometer code to binary code encoder. The major issue in the design of Flash ADC is the large power consumption due to the large number of comparators used. So in order to reduce the power consumption of Flash ADC, we have to design a comparator with very low power consumption. Different comparators are designed and their power consumptions are observed. The comparator with lowest power consumption is selected. Encoder is design with XOR gate. Both comparator and encoder are designed and simulated in CMOS 90nm technology. The schematic of the all circuits are design with LtSpice and DSCH3. Microwind software is used to design the layout. These designs have been also tested in CMOS 65nm and 45nm technology. Comparators and encoder have better stability and power consumption is less. en_US
dc.language.iso en_US en_US
dc.publisher AIKTC en_US
dc.relation.ispartofseries Accession # PE0169;
dc.subject Project Report - EXTC en_US
dc.title Design of 4-bit flash ADC en_US
dc.type Project Report en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account