Low power high speed operational amplifier design using cadence

Show simple item record

dc.contributor.author Khan, Zarrar
dc.contributor.author Gupta, Rampravesh (16ET16)
dc.contributor.author Ansari, Abdul karim (16ET08)
dc.contributor.author Faki, Nihal (16ET14)
dc.contributor.author Garje, Sandip (16DET83)
dc.date.accessioned 2021-11-09T06:47:07Z
dc.date.available 2021-11-09T06:47:07Z
dc.date.issued 2020-05
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/3626
dc.description.abstract This paper presents a new approach to design 0f low power high speed operational Amplifier. The amplifying cell consist of two parts, differential amplifier and common source Amplifier. We are design a two stage CMOS operational amplifier which operate at 1.8Vpower supply and whose input is dependent on bias current. The supply voltage has been scaled down in order to reduced the overall power consumption of the system. The main aim of our work is to increase the slew rate of the op-amp without decreasing the gain of the amplifier. At large supply voltage, there is a trade-off among speed, power, GBW and gain but this op-amp has very low power consumption with a high driving capacity. The op-amp provide a gain pf 60dB and bandwidth of 30Mhz and 2pf load capacitor and output slew rate is 20V/μs. Keywords:-Slew rate, GBW, PM, gain and bandwidth. en_US
dc.language.iso en en_US
dc.publisher AIKTC en_US
dc.subject Project Report - EXTC en_US
dc.title Low power high speed operational amplifier design using cadence en_US
dc.type Other en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Repository


Advanced Search

Browse

My Account